

# MEHRAN UNIVERSITY OF ENGINEERING AND TECHNOLOGY, JAMSHORO DEPARTMENT OF ELECTRONIC ENGINEERING



#### FPGA Based Digital Design (ES-373)

**Batch: 20ES (6th Semester)** 

### <u>Lab Experiment #04</u> Simulation of Basic Digital Logic Circuits using ISIM

| Name                   | KARAN | Roll # | 20ES062 |
|------------------------|-------|--------|---------|
| Signature of Lab Tutor |       | Date   |         |
|                        |       |        |         |

#### **RUBRICS:**

| Performance<br>Metric | TEAMWORK | PARTICIPATION | CONDUCTING | USE OF<br>MODERN<br>ENGINEERING<br>TOOLS | DATA<br>ANALYSIS | CALCULATION<br>AND CODING | OBSERVATION/<br>PROGRAM<br>RESULTS | Total Score |
|-----------------------|----------|---------------|------------|------------------------------------------|------------------|---------------------------|------------------------------------|-------------|
|                       | 0.5      | 0.5           | 1          | 1                                        |                  | 1                         | 1                                  | 05          |
| Obtained              |          |               |            |                                          |                  |                           |                                    |             |

#### **OBJECTIVE(S)**

| # | Topic                                                                                  | # Of Lectures | CLO | Taxonomy level |
|---|----------------------------------------------------------------------------------------|---------------|-----|----------------|
| 1 | The purpose of this lab is to simulate Logic circuits using Xilinx ISE ISIM simulator. | 3             | 4,5 | P3, A4         |

#### OUTCOME(S)

| a. An ability to use the techniques, skills, and modern | PL-5: Modern Tool Usage |
|---------------------------------------------------------|-------------------------|
| engineering tools necessary for engineering practice.   |                         |
| b. An ability to communicate effectively                | PLO10: Communication    |

#### **LAB REQUIREMENTS:**

- Standard PC with Xilinx ISE Design Suite 12.3 or latest, Software installed.
- Digilent Adept Software.
- Xilinx ISE compatible board such as NEXYS4, NEXYS3, NEXYS2, OR BASYS2

#### **DISCUSSION:**

#### ✓ Simulation:

Simulation is the process of testing the logical or processing functionality of designed logic. Several kinds of Software and hardware Tools to provide this functionality. With Xilinx ISim Simulator you can simulate your design by writing "Test benches" and/or by assigning Manual wave flows to inputs and check functionality of outputs after simulation.

The Xilinx ISE Design Suite provides an integrated flow with the Mentor ModelSim simulator and the Xilinx ISim simulator that allows simulations to be run from the Xilinx Project Navigator.

#### **Behavioral Simulation (For NAND Gate):**

After Creating New project and New source File now it is ready to simulate our design to simulate the Design follow the following steps.

- i. In the Design Panel, select the **Simulation** radio button. The Simulation type drop-down list appears.
- ii. Select gate\_logic\_Behavioral file (**figure 1**) and double click on Simulator Behavioral Model in the Process window, following ISim window (**Figure 2**) will appear.

Some features of this window include:

- 1. A Source Files panel where source files to be viewed can be selected
- 2. An Objects panel where different signals can be added to the simulation
- 3. A simulation panel where the state of signals can be observed
- 4. A Console panel



Figure 2: ISim window

5 W Z E F

• Select the Simulation from the menu bar and click on Restart as shown in following **figure 3**. After clicking on Restart window (**figure 4**) will appear.



Figure 3: ISim window- Simulation Process

Figure 4: Simulation Process-After Restart

• To force the input signal (a & b) by an alternating pattern (clock), Right click on the input port "a" (figure 5) and select the Force clock.



Figure 5: Simulation Process-Assigning clock input

- Enter the following parameter (**figure 6**). Click on apply and OK.
  - ➤ Leading Edge Value: 1/0
  - > Trailing Edge Value: 1/0
  - > Starting at the time offset: 0
  - Cancel after the time offset: 100, 200, ... or can be left blank
  - > Duty cycle (%): 10, 20, 30 ,.....upto 100
  - > Period: **100**

Similarly, Right click on the input port "b" (figure 6), select the Force clock and set the parameter.



Figure 6: Force the Signal-Enter Parameter

• Select the Simulation from the menu bar and click on Run as shown in following **figure 7**. After click on Run following waveform window (**figure 8**) will appear.



Name Value (ps | 100 ps | 200 ps | 300 ps | 400 ps | 500 ps | 600 ps | 70 ps | 100 p

Figure 8: Behavioral Simulation- Output Waveform Result

## **Review Questions:**

✓ Repeat the same Exercise for all Logical Gates.

## OR gate simulation





### Nand gate





#### Xor:-



### XNOR:-



simulation results for OR, XOR, and NAND gates.

#### OR gate



### XOR gate :-



### Nand gate :-



### $Y = \overline{A}BC + A\overline{B}C + AB\overline{C}$

Code:-

### $Y = \overline{A}BC + A\overline{B}C + AB\overline{C}$

#### Simulation:-



#### $X = ABCD + \overline{A}\overline{B}C$

#### Code:-

```
-- bependencies:
--
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
   16
17
Ī
                                                      s
1
                                                              19
20
21
22
23
24
25
                                                                   library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
                                                      %
                                                     %
%
                                                                   -- Uncomment the following library declaration if using -- arithmetic functions with Signed or Unsigned values --use IEEE.NUMERIC_STD.ALL;
                                                     (3
                                                     0
                                                              26
27
28
29
30
31
32
33
                                                                    -- Uncomment the following library declaration if instantiating -- any Xilinx primitives in this code. --library UNISIM; --use UNISIM. **Components.all;
<
                                                                   library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
No Processes Running
                                                              34
 Process
   Processes: lab04_20es062 - Behavioral
                                                             35
             Design Summary/Reports
Design Utilities
User Constraints
¢
Ц
```

### $X = ABCD + \overline{A}\overline{B}C$ Simulation :-



### **Final Assignment:**

- 1. Generate the simulation results for OR, XOR, and NAND gates.
- 2. Write VHDL codes and generate simulation results for following Boolean expressions.

$$\checkmark$$
  $Y = \overline{ABC} + \overline{ABC} + \overline{ABC}$ 

$$\checkmark$$
  $X = ABCD + \overline{R}$